Open Access Library Journal

Volume 7, Issue 4 (April 2020)

ISSN Print: 2333-9705   ISSN Online: 2333-9721

Google-based Impact Factor: 1.18  Citations  

Standard Cell Placement Optimization Using Quadratic Placement Algorithm

HTML  XML Download Download as PDF (Size: 900KB)  PP. 1-7  
DOI: 10.4236/oalib.1106218    769 Downloads   2,008 Views  

ABSTRACT

Designs including tens of millions of standard cells in one chip are commonly used in current IC projects, so finding optimal location on a chip surface for each logic cell is a very important step in IC design. Apart from finding room for logic cell placement with minimum chip area, length of connecting wires is also playing big role and needs to be taken under control. In this paper, research and implementation of standard cell placement-optimizations’ quadratic algorithm is described. Main research is on runtime and wire length. For 5K standard cells, algorithm implementation takes 83 second.

Share and Cite:

Abazyan, S. , Mamikonyan, N. and Janpoladov, V. (2020) Standard Cell Placement Optimization Using Quadratic Placement Algorithm. Open Access Library Journal, 7, 1-7. doi: 10.4236/oalib.1106218.

Cited by

No relevant information.

Copyright © 2026 by authors and Scientific Research Publishing Inc.

Creative Commons License

This work and the related PDF file are licensed under a Creative Commons Attribution 4.0 International License.