Processor for Measuring Radio Network Design Quality

HTML  Download Download as PDF (Size: 1838KB)  PP. 204-211  
DOI: 10.4236/wet.2011.23028    5,355 Downloads   8,779 Views  Citations

Affiliation(s)

.

ABSTRACT

In this paper we present the design and prototyping of an arithmetic processor based on reconfigurable technology, whose purpose is to determine in a parallel manner the quality of the solution in a radio network design optimization problem. This problem consists in the search for an optimal set of locations in which to place radio antennas in order to obtain the maximum possible coverage, for a given terrain and antenna characteristics. The original computational contribution of this work is to use programmable logic devices to avoid the high cost of computing the evolutionary algorithms required to tackle this optimization problem. This is achieved by means of reconfigurable processors working in parallel. On the basis of the results obtained from the prototype, it may be considered a parallel architecture capable of achieving a great acceleration in the calculations.

Share and Cite:

J. Gomez-Pulido, S. Mendes, M. Vega-Rodriguez, P. Cordeiro and J. Sanchez-Perez, "Processor for Measuring Radio Network Design Quality," Wireless Engineering and Technology, Vol. 2 No. 3, 2011, pp. 204-211. doi: 10.4236/wet.2011.23028.

Copyright © 2024 by authors and Scientific Research Publishing Inc.

Creative Commons License

This work and the related PDF file are licensed under a Creative Commons Attribution 4.0 International License.