New Analysis to Measure the Capacitance and Conductance of MOS Structure toward Small Size of VLSI Circuits

HTML  Download Download as PDF (Size: 988KB)  PP. 145-150  
DOI: 10.4236/cs.2011.23022    4,554 Downloads   8,599 Views  Citations

Affiliation(s)

.

ABSTRACT

In this research thin film layers have been prepared at alternate layers of resistive and dielectric deposited on appropriate substrates to form four – terminal R-Y-NR network. If the gate of the MOS structures deposited as a strip of resistor film like NiCr, the MOS structure can be analyzed as R-Y-NR network. A method of analysis has been proposed to measure the shunt capacitance and the shunt conductance of certain MOS samples. Mat lab program has been used to compute shunt capacitance and shunt conductance at different frequencies. The results computed by this method have been compared with the results obtained by LCR meter method and showed perfect coincident with each other.

Share and Cite:

W. Mohammad, "New Analysis to Measure the Capacitance and Conductance of MOS Structure toward Small Size of VLSI Circuits," Circuits and Systems, Vol. 2 No. 3, 2011, pp. 145-150. doi: 10.4236/cs.2011.23022.

Copyright © 2024 by authors and Scientific Research Publishing Inc.

Creative Commons License

This work and the related PDF file are licensed under a Creative Commons Attribution 4.0 International License.