Efficient Realization of Vinculum Vedic BCD Multipliers for High Speed Applications

HTML  XML Download Download as PDF (Size: 831KB)  PP. 87-99  
DOI: 10.4236/cs.2018.96009    1,201 Downloads   2,853 Views  Citations

ABSTRACT

Decimal multipliers play an important role in our day to day life for commercial, financial and tax applications. Every processor multiplier acts as the basic building block which decides the performance of processor. Time and again research is going on to design high-performance, low-latency BCD multiplier architectures. This paper proposes a new approach to BCD multiplication using vinculum number system. The key feature of the proposed architecture uses entirely a new one digit ROM based BCD multiplier that uses vinculum numbers as operands. Using this one digit BCD multiplier, an N digit BCD multiplier is built by using the vedic vertical cross wire method (Urdhav Triyagbhyam). We have also used our proposed multi operand VBCD Adder (Vinculum BCD Adder) [my paper 26] to add the partial products. In this paper, we show that this approach is a promising alternative to conventional BCD multiplication or other decimal multiplication methods that use alternative decimal representations like 5211, 4221, Xs3 etc.

Share and Cite:

Sreelakshmi, G. , Fatima, K. and Madhavi, B. (2018) Efficient Realization of Vinculum Vedic BCD Multipliers for High Speed Applications. Circuits and Systems, 9, 87-99. doi: 10.4236/cs.2018.96009.

Copyright © 2024 by authors and Scientific Research Publishing Inc.

Creative Commons License

This work and the related PDF file are licensed under a Creative Commons Attribution 4.0 International License.