Study on Test Compaction in High-Level Automatic Test Pattern Generation (ATPG) Platform

HTML  Download Download as PDF (Size: 547KB)  PP. 342-349  
DOI: 10.4236/cs.2013.44046    4,945 Downloads   7,505 Views  Citations

ABSTRACT

Advancements in semiconductor technology are making gate-level test generation more challenging. This is because a large amount of detailed structural information must be processed in the search process of automatic test pattern generation (ATPG). In addition, ATPG needs to deal with new defects caused by process variation when IC is shrinking. To reduce the computation effort of ATPG, test generation could be started earlier at higher abstraction level, which is in line with top-down design methodology that has become more popular nowadays. In this research, we employ Chen’s high-level fault model in the high-level ATPG. Besides shorter ATPG time as shown in many previous works, our study showed that high-level ATPG also contributes to test compaction. This is because most of the high-level faults correlate with the gate-level collapsed faults especially at input/output of the modules in a circuit. The high-level ATPG prototype used in our work is mainly composed by constraint-driven test generation engine and fault simulation engine. Experimental result showed that more reduced/compact test set can be generated from the high-level ATPG.

Share and Cite:

A. Abdullah and C. Ooi, "Study on Test Compaction in High-Level Automatic Test Pattern Generation (ATPG) Platform," Circuits and Systems, Vol. 4 No. 4, 2013, pp. 342-349. doi: 10.4236/cs.2013.44046.

Copyright © 2024 by authors and Scientific Research Publishing Inc.

Creative Commons License

This work and the related PDF file are licensed under a Creative Commons Attribution 4.0 International License.